

# **XMICRO BUS**

**Technical Specification** 

# Copyright © 2017-2021 X-Microsystems

Permission is hereby granted, free of charge, to any person obtaining a copy of this specification and associated documentation files (the "Specification"), to deal in the Specification without restriction, including without limitation the rights to use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of the Specification, and to permit persons to whom the Specification is furnished to do so, subject to the following conditions:

The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Specification.

THE SPECIFICATION IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SPECIFICATION OR THE USE OR OTHER DEALINGS IN THE SPECIFICATION.

# **Table of Contents**

| 1. General Description                               |   |
|------------------------------------------------------|---|
| 1.1 Features                                         |   |
| 1.2 Overview                                         |   |
| 1.3 Definitions                                      |   |
| 2. Signaling                                         | 3 |
| 2.1 Signal Lines                                     |   |
| 2.2 Address Space Selection                          |   |
| 2.3 Data Transfers                                   |   |
| 2.4 Bus Arbitration                                  |   |
| 2.5 Interrupts                                       |   |
| 3. System Operation                                  |   |
| 3.1 Address Spaces                                   |   |
| 3.2 Reserved Addresses                               |   |
| 3.3 Interrupts                                       |   |
| 4. Electrical Specifications                         |   |
| 4.1 Power Supply Characteristics                     |   |
| 4.2 Signal Characteristics                           |   |
| 4.3 Connectors                                       |   |
| 4.4 Termination                                      |   |
| 4.5 Grounding                                        |   |
| 5. Physical Specifications                           |   |
| 5.1 Cards                                            |   |
| 5.2 Backplanes                                       |   |
| Appendix A. Card IDs                                 |   |
| Index of Tables  Table 1-1: Signal State Terminology |   |
| Index of Tables                                      |   |
| Table 1-1: Signal State Terminology                  | 2 |
| Table 2-1: Signal Sources                            | 5 |
| Table 2-2: Data Transfer Timing Parameters           |   |
| Table 3-1: Reserved Addresses                        | 8 |
| Table 3-2: Interrupt Signal Priority                 |   |
| Table 4-1: Bus Driver Output Topologies              |   |
| Table 4-2: Backplane Interconnect Pinout             |   |
| Table 4-3: Supplemental Power Connector Pinout       |   |
| Table A-1: Card ID Assignments                       |   |
|                                                      |   |
| Index of Figures                                     |   |
| Figure 2-1: Read Operation Timing                    | 6 |
| Figure 2-2: Write Operation Timing                   |   |
| Figure 2-3: Bus Arbitration Sequence                 |   |
| Figure 5-1: Card Physical Dimensions                 |   |
| Figure 5-2: Backplane Physical Dimensions.           |   |

# 1. General Description

# 1.1 Features

- Modular Design
- CPU Architecture Independence
- 8-bit Data Field Width
- 1 Megabyte Memory Address Range
- Discrete I/O Address Range
- · Asynchronous Data Transfer
- Multiple Masters
- Automatic Resource Allocation
- Hardware Self-Discovery
- ATX Power Supply Compatibility
- Fully Open-source

# 1.2 Overview

The XMICRO Bus is at its core a collection of signals which are used to interconnect many devices to form a microcomputer system. Discrete modules called "cards" communicate with one another through this bus over a backplane. Each card slot on the backplane is assigned a 256-byte address space and an interrupt request line. This uniform resource allocation allows most cards to be installed in the system with little or no special hardware configuration. Another advantage of this is the ability to use multiple identical cards in the same system without conflicts.

An XMICRO system consists of the following elements:

- Backplane
- Primary Master
- Secondary Masters
- Slaves

A *Backplane* is the basis of any system. In its simplest form, the backplane handles power and signal distribution, decodes I/O addresses, and provides a power-on reset signal. Each backplane contains a number of *slots*, into which *cards* may be inserted to build and expand the system. More complex implementations may add significantly more functionality, including peripherals or an onboard CPU.

A *Primary Master* is a device which acts as the default system controller. Typically this will be the main CPU card. Primary masters must default to this operation unless the bus is requested by another device. Only primary masters handle interrupt signals and bus requests. A system must have exactly one primary master installed.

A Secondary Master is a device with the ability to act as a temporary system controller. This is used for DMA operations by the secondary master.

A *Slave* is a device with no ability to control the system. Slaves are only capable of reading/writing data under the command of a master.

Note: The master/slave designation is used only as a broad classification of the functionality of a device. It may be used to refer to either a discrete subsystem or a card as a whole.

# 1.3 Definitions

## 1.3.1 Device Terminology

Backplane: The central component of the system which provides bus power and signals to all devices

Motherboard: A backplane containing an integrated Primary Master

Slot: A uniquely identified position on a backplane where a card may be installed, and the associated set of allocated resources

Card: A discrete module which interfaces with a backplane through a slot

Master: The current active system controller. This could be either the Primary Master or a Secondary Master

# 1.3.2 Signal Notation

- 1) Active-low signals are denoted by an OVERLINE.
- 2) A range of similar signals are referred to collectively using the format A<19..0>. This example is an abbreviation of signals A19 through A0.

Table 1-1: Signal State Terminology

State (Active-high)

State (Active-high)

| Term       | State (Active-high) | State (Active-low) |
|------------|---------------------|--------------------|
| Asserted   | 1, High             | 0, Low             |
| Deasserted | 0, Low              | 1, High            |
| Released   | Z, High-impedance   | Z, High-impedance  |

## 1.3.3 Numerical Notation

- 1) All hexadecimal numbers are indicated by a leading dollar sign (\$).
- 2) All address values are referenced using hexadecimal notation.
- 3) Memory addresses use a 5-digit hexadecimal value corresponding to the values of A<19..0>. Example: \$01234
- 4) I/O resource addresses use a two-digit hexadecimal value formatted as \$X00, where X indicates a variable slot number. This notation is used because I/O devices only assess the least-significant eight address bits. See Section 3.1.2.

# 2. Signaling

# 2.1 Signal Lines

#### 2.1.1 Address Lines (A<19..0>)

Twenty unidirectional lines driven by the master to specify a memory or I/O location. Unused address lines must be held at a logic 0 state. Where a master implements bus arbitration (See Section 2.4), A<19..0> must be capable of entering a high-impednace state.

#### 2.1.2 Data Lines (D<7..0>)

Eight bi-directional lines which carry information between master and slave devices.

#### 2.1.3 Read Strobe (RD)

Asserted by the master to indicate that the addressed slave device may place data on the data lines. The data bus is read by the master at the rising edge of  $\overline{RD}$ .

# 2.1.4 Write Strobe (WR)

Asserted by the master to indicate that it has placed data on the data lines. The data bus should be read by the slave device at the rising edge of  $\overline{WR}$ .

# 2.1.5 I/O Select (IOSEL)

Asserted by the master to access the backplane's card I/O space. When asserted, A<11..8> determine which backplane slot is being addressed.

#### 2.1.6 Card X Select (CSX)

This slot-specific signal is driven by the backplane to indicate that the current address is within the range of the slot's allocated address space. While this signal is asserted, A<19..8> may be ignored by the card because their state is known. This is a discrete signal for each card slot.

#### 2.1.7 Main Memory Inhibit (INH)

This open-collector signal is used to inhibit general-purpose main memory. When  $\overline{\text{INH}}$  is asserted, main memory must be prevented from reading or writing data, or driving the bus. This allows cards to make special-purpose memory available without reconfiguring or replacing the entire memory system. As this signal is typically derived from and therefore becomes stable after other Group A signals, its use may necessitate additional bus cycle time.  $\overline{\text{INH}}$  has no effect on I/O operations. See Section 3.1.1.

# 2.1.8 Wait (WAIT)

This open-collector line is asserted by a slave device to indicate that the data transaction in progress is not yet ready to be completed. If  $\overline{WAIT}$  is asserted concurrently with  $\overline{RD}$  or  $\overline{WR}$ , the master must hold all of its Group A signals in their current state until after  $\overline{WAIT}$  is deasserted. It is recommended that devices requiring greater than 100ns access time use this signal.

# 2.1.9 Reset (RST)

This open-collector signal resets the system and initializes it to a predictable state. During the power-on sequence, this signal should be asserted by the backplane until at least 100ms after all power supply rails have stabilized. RST may be used by any device for initialization.

#### 2.1.1 Bus Request (BUSRO)

This open-collector signal is asserted by a secondary master to request control of the bus. When the primary master is ready to release control of the bus, it will assert BUSAK. See Section 2.4.

## 2.1.2 Bus Acknowledge (BUSAK)

This signal is asserted by the primary master to indicate that it has released the bus for control by a secondary master. The secondary master may only control the bus while this signal is asserted. See Section 2.4.

## 2.1.3 Halt (HALT)

This status line is asserted by the <u>primary</u> master to indicate to that it is in a halted state and waiting for an interrupt. Not to be confused with WAIT.

#### 2.1.4 Vectored Interrupt Request (IRQX)

This slot-specific line is asserted by a card to indicate that it requires the primary master's attention. This allows for interrupt vectoring and prioritization based on card position. This is a level-triggered interrupt signal. This is a discrete signal for each card slot.

#### 2.1.5 Interrupt Vector Lines ( $\overline{V<7..0>}$ )

These eight lines correspond to the  $\overline{IRQX}$  signal of slots 7..0 on a backplane. They are used by the primary master for interrupt prioritization and vectoring. A primary master may accept these signals as discrete interrupts from the first eight slots. These signals are provided by the backplane and are not to be driven directly by a card.

# 2.1.6 Interrupt Summary (INTS)

This open-collector signal is asserted by the backplane while any  $\overline{IRQX}$  line is asserted. Therefore, this is a level-triggered interrupt signal. This signal is provided by the backplane and is not to be driven directly by a card.

#### 2.1.7 Non-maskable Interrupt (NMI)

Open-collector edge-triggered interrupt signal. Its implementation may vary considerably between primary masters, so it is recommended that this signal be optional on any card using it. NMI should only be used for special signals requiring the immediate attention of the primary master, such as memory errors, power failure, or video timing. When possible, primary masters should give this signal an immediate maximum-priority override of in-progress interrupts.

# 2.1.8 System Clock (CLK)

This signal is the main system clock. Care should be taken to ensure it is a clean square wave. Its frequency and duty cycle are undefined. The primary master should typically provide this signal, however it may optionally be provided by another card such as a video card. It is recommended that primary masters do not strictly require externally generated clock signals to function. Any card capable of driving this signal must have an option to disable it, to prevent conflicts with other cards.

#### 2.1.9 Instruction Fetch (FETCH)

This signal is asserted by the primary master to indicate that the current read/write operation is an instruction fetch. This can be used by coprocessors or debuggers for synchronization and analysis. Implementation of this signal is optional.

#### 2.1.10 Power Supply Rails (+12V, +5V, +5VSB +3.3V, 0V, -12V)

These lines supply power to the bus. Current capacity is defined by the individual backplane's specifications, as well as Section 4.1. If more current is required, an external power connection should be added to the card (See Section 4.1.2). Voltage tolerances match the ATX standard. It is recommended that a standard ATX power supply be used.

Table 2-1: Signal Sources

| Group                   | Signal | Driver                                                | Receiver                                              |
|-------------------------|--------|-------------------------------------------------------|-------------------------------------------------------|
| _                       | A<190> | Master                                                | Any                                                   |
|                         | D<70>  | Master ( $\overline{WR}$ ), Slave ( $\overline{RD}$ ) | Slave ( $\overline{WR}$ ), Master ( $\overline{RD}$ ) |
|                         | RD     | Master                                                | Any                                                   |
| <b>A</b><br>Information | WR     | Master                                                | Any                                                   |
| IIIIOIIIIalioii         | IOSEL  | Master                                                | Backplane, Memory Systems                             |
|                         | CSX    | Backplane                                             | Cards                                                 |
|                         | ĪNH    | Any                                                   | Memory Systems                                        |
| В                       | WAIT   | Slave                                                 | Master                                                |
| Control                 | RST    | Any                                                   | Any                                                   |
| Control                 | BUSRQ  | Secondary Master                                      | Primary Master                                        |
|                         | BUSAK  | Primary Master                                        | Secondary Master                                      |
| С                       | HALT   | Primary Master                                        | Any                                                   |
| Status                  | FETCH  | Primary Master                                        | Any                                                   |
|                         | CLK    | Master (Typically)                                    | Any                                                   |
|                         | ĪRQX   | Any                                                   | Primary Master                                        |
| D                       | V<70>  | Backplane                                             | Primary Master                                        |
| Interrupt               | INTS   | Backplane                                             | Primary Master                                        |
|                         | NMI    | Any                                                   | Primary Master                                        |
|                         | +12V   | Backplane                                             | Any                                                   |
| E                       | +5V    | Backplane                                             | Any                                                   |
|                         | +5VSB  | Backplane                                             | Any                                                   |
| Supply                  | +3.3V  | Backplane                                             | Any                                                   |
|                         | 0V     | Backplane                                             | Any                                                   |
|                         | -12V   | Backplane                                             | Any                                                   |

# 2.2 Address Space Selection

See Section 3.1 for more information on address spaces.

IOSEL is controlled by the master to indicate which address space is being requested. It is effectively an additional address line. Primary masters should be capable of addressing a minimum of 8 slots.

When  $\overline{\text{IOSEL}}$  is asserted, backplanes must determine which slot is being addressed, and assert the  $\overline{\text{CSX}}$  signal for that slot.

# 2.3 Data Transfers

Data are transferred asynchronously in 8-bit words (bytes).  $\overline{RD}/\overline{WR}$  may only be asserted while the address lines A<19..0>,  $\overline{IOSEL}$ , and  $\overline{CSX}$  are valid and stable, and must never be asserted simultaneously. During a read operation, the addressed slave places data on D<7..0>, which is read by the master at the rising edge of  $\overline{RD}$ . During a write operation, the master places data on D<7..0>, which is read by the slave at the rising edge of  $\overline{WR}$ .

The addressed slave may optionally assert  $\overline{\text{WAIT}}$  during a data transfer to temporarily pause the sequence until it is ready to send or receive data. During this time, the master may not change the state of A<19..0>,  $\overline{\text{IOSEL}}$ ,  $\overline{\text{CSX}}$ ,  $\overline{\text{RD}}$ ,  $\overline{\text{WR}}$ , or D<7..0>. When  $\overline{\text{WAIT}}$  is high, the master may complete the transfer sequence.

Table 2-2: Data Transfer Timing Parameters

| No. | Symbol    | Parameter                                                                                                  | Min. | Max. |
|-----|-----------|------------------------------------------------------------------------------------------------------------|------|------|
| 1   | $T_{as}$  | Address setup time prior to $\overline{RD}/\overline{WR}$ falling edge                                     | 10ns | _    |
| 2   | $T_{ah}$  | Address hold time after RD/WR rising edge                                                                  | 10ns | _    |
| 3   | $T_{ds}$  | Data setup time prior to RD/WR rising edge                                                                 | 20ns | _    |
| 4   | $T_{dhr}$ | Data hold time after RD rising edge                                                                        | 10ns | 40ns |
| 5   | $T_{dhw}$ | Data hold time after $\overline{WR}$ rising edge                                                           | 15ns | 40ns |
| 6   | $T_{dwl}$ | $\overline{\text{WAIT}}$ falling edge delay after $\overline{\text{RD}}/\overline{\text{WR}}$ falling edge | 0ns  | 30ns |
| 7   | $T_dwh$   | RD/WR rising edge delay after WAIT rising edge                                                             | 0ns  | _    |



Figure 2-1: Read Operation Timing



Figure 2-2: Write Operation Timing

# 2.4 Bus Arbitration

In the system's default state, the primary master has full control of the system bus. By asserting the BUSRQ line, a secondary master may request to temporarily take over control of some signals in order to directly access memory or I/O devices. When BUSRQ is asserted, the primary master gracefully hands over control of Group A signals.

The BUSAK signal indicates that the primary master has placed its Group A signals in a high-impedance state. These signals may be driven by a secondary master only while BUSAK is asserted. In order to prevent invalid data transfers, the primary master must remain in this high-impedance state until BUSRQ is deasserted.

To avoid bus contention, secondary masters should wait for a command from the primary master before initiating a bus request, and must not initiate a bus request until the  $\overline{\text{BUSRQ}}$  signal is no longer asserted by another device.

A typical bus arbitration sequence is as follows:



Figure 2-3: Bus Arbitration Sequence

- 1. A secondary master asserts the  $\overline{\text{BUSRQ}}$  line.
- 2. The primary master, at its discretion, releases its Group A signals and asserts BUSAK.
- 3. The secondary master begins driving its Group A signals.
- 4. The secondary master, at its discretion, releases its Group A signals and releases BUSRQ.
- 5. The primary master deasserts BUSAK and resumes driving its Group A signals.

# 2.5 Interrupts

Each card's interrupt signals must default to a disabled state upon reset, such that they must be enabled through software before the card will assert them.

# 2.5.1 Level-triggered Interrupts

Level-triggered interrupt signals ( $\overline{IRQX}$ ,  $\overline{V}$ <7..0>,  $\overline{INTS}$ ) must be asserted by a device until it no longer requires the primary master's attention. A level-triggered interrupt signal which has been asserted and deasserted before it was serviced may be disregarded.

#### 2.5.2 Edge-triggered Interrupts

Edge-triggered interrupt signals ( $\overline{\text{NMI}}$ ), as the name implies, are only sensitive to a falling edge. The state of the signal has no bearing on whether an edge-triggered interrupt should be serviced.

# 3. System Operation

# 3.1 Address Spaces

The system is divided into two discrete address spaces – "Memory" and "I/O".

- 1) When IOSEL is not asserted, the memory address space is selected and read/write operations apply to memory devices.
- 2) When IOSEL is asserted, the I/O address space is selected and read/write operations apply to I/O devices.

## **3.1.1** Memory

There are two types of memory that can be added to a system:

- 1) "Main Memory" is memory that is accessible when  $\overline{\text{INH}}$  is not asserted. It is recommended that only one device manages main memory in a system. Main memory is typically populated with general-purpose RAM.
- 2) "Override Memory", when it is addressed, asserts the INH signal to disable main memory devices occupying the desired location. In this way specialized memory devices may be added to a system without the need to reconfigure the main memory system. In cases where INH is used, the main memory located at those addresses should be considered invalid.

#### 3.1.2 I/O

- 1) Each card slot on a backplane is assigned 256 bytes of I/O address space, beginning at I/O address \$00000. Each 256-byte block of I/O addresses is assigned to a slot number equal to the value of A<19..8>. For example, Slot 0 addresses are located from \$00000-\$000FF, Slot 1 from \$00100-\$001FF, etc.
- 2) When a slot's I/O block is addressed by the master, the backplane asserts the  $\overline{CSX}$  signal for that card.
- 3) CSX indicates to a slave that it is being addressed, and that A<7..0> contain the address to be accessed. Slave devices may only use A<7..0> for addressing purposes, and A<19..8> must be ignored by slaves during I/O operations.
- 4) A backplane's I/O decoding logic may ignore any I/O address bits that are not required to access the number of implemented slots.

# 3.2 Reserved Addresses

Addresses \$XF8-\$XFF are reserved for special bus functions. These should not be used except as described in *Table 3-1*.

| Address | Purpose          |
|---------|------------------|
| \$XF8   | Reserved         |
| \$XF9   | Reserved         |
| \$XFA   | Reserved         |
| \$XFB   | Reserved         |
| \$XFC   | Reserved         |
| \$XFD   | Interrupt Vector |
| \$XFE   | Card ID (MSB)    |
| \$XFF   | Card ID (LSB)    |

Table 3-1: Reserved Addresses

#### **3.2.1 Card IDs**

Each card should present an identification value at address \$XFF which is unique to that type of card in the system. Identical cards should have identical IDs. Cards may be assigned a permanent ID as part of the XMICRO bus specification. Refer to *Appendix A*. for Card ID assignments.

An MSB value of \$FF must be taken as \$00. In practice the MSB may be ignored altogether, as it is not expected that the number of unique XMICRO-compatible devices will exceed the available pool of single-byte IDs.

# 3.2.2 Interrupt Vector

In systems with more than eight slots, additional interrupt vectoring may be desired. Address \$XFD (Read) may be overridden by the backplane to provide an interrupt vector from 0-254. This value must correspond to the lowest slot number currently asserting  $\overline{IRQX}$ . When no cards are asserting  $\overline{IRQX}$ , the value must be \$FF.

# 3.3 Interrupts

Interrupts provide cards with a means of requesting the attention of the primary master. Since interrupt schemes vary considerably between CPUs, the implementation of interrupts in an XMICRO system is relatively loosely defined.

When an interrupt signal is asserted, it is expected that the primary master will respond to it as soon as possible. Table 3-2 lists all interrupt signals on the bus, in order from highest to lowest priority. When multiple interrupt signals are being asserted simultaneously, they should be assessed in order from highest to lowest priority.

| Signal                                                      | Priority |
|-------------------------------------------------------------|----------|
| NMI                                                         | Highest  |
| <u>V0</u>                                                   |          |
| V1                                                          |          |
| V2                                                          |          |
| <del>V3</del>                                               |          |
| V4                                                          |          |
| <del>V</del> 5                                              |          |
| <del>V</del> 6                                              |          |
| <del>\</del> \ <del>\</del> \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ |          |
| INTS                                                        | Lowest   |

Table 3-2: Interrupt Signal Priority

#### 3.3.1 Vectored Interrupts

 $\overline{IRQX}$  is asserted by cards as a general-purpose interrupt request. While any card's  $\overline{IRQX}$  line is asserted,  $\overline{INTS}$  is also asserted by the backplane as a summary of all interrupt requests.

Slots 7-0 have their IRQX signals broken out into bus signals  $\overline{V < 7..0>}$ . On backplanes larger than 8 slots, a prioritized slot number may be supplied by the backplane. See Section 3.2.2 for more information.

# 3.3.2 Non-maskable Interrupt

NMI is a special interrupt intended for timing-sensitive operations. It has a higher priority than any other interrupt. Where possible, a primary master should immediately respond to an NMI, including interrupting an in-progress interrupt service routine. No other interrupts should interrupt an NMI service routine.

Due to hardware limitations, some primary masters may not be capable of overriding an interrupt routine in progress. In this case,  $\overline{\text{NMI}}$  should be serviced as soon as possible.

# 4. Electrical Specifications

# 4.1 Power Supply Characteristics

#### 4.1.1 Main Power Supply

- 1) A backplane must supply cards with the following voltages: +12V, +5V, +5VSB, 0V, -12V.
- 2) Specifications of the power supply must meet the ATX standard.
- 3) The use of an ATX-compatible power supply is recommended.

# 4.1.2 Supplemental Power Supplies

Cards may use an additional connector to supplement the +12V, +5V, and 0V rails. Where such a connector is used, the following requirements apply:

- 1) All supplemental power rails must match the potential of the bus rails such that no significant current flows between them.
- 2) Supplemental power must be delivered using connectors as specified in Section 4.3.2.

# 4.2 Signal Characteristics

- 1) A receiver must recognize a voltage of  $\leq$  0.8V as a logic 0, and a voltage of  $\geq$  2.0V as a logic 1.
- 2) The minimum sink current capability of any driver on any line must be 20mA at 0.5V. Further, it is recommended that drivers with minimum source capability of 20mA at 2.4V be used.
- 3) Receivers with Schmitt trigger characteristics are required for the following open-collector signals:  $\overline{\text{INH}}$ ,  $\overline{\text{WAIT}}$ ,  $\overline{\text{RST}}$ ,  $\overline{\text{BUSRQ}}$ ,  $\overline{\text{NMI}}$

| Signal | <b>Output Device</b> |
|--------|----------------------|
| A<190> | Tri-state            |
| D<70>  | Tri-state            |
| RD     | Tri-state            |
| WR     | Tri-state            |
| IOSEL  | Tri-state            |
| CSX    | Push-pull            |
| BUSAK  | Push-pull            |
| HALT   | Push-pull            |
| FETCH  | Push-pull            |
| CLK    | Push-pull            |
| ĪNH    | Open-collector       |
| WAIT   | Open-collector       |
| RST    | Open-collector       |
| BUSRQ  | Open-collector       |
| ĪRQX   | Open-collector       |
| V<70>  | Open-collector       |
| INTS   | Open-collector       |
| NMI    | Open-collector       |

Table 4-1: Bus Driver Output Topologies

# 4.3 Connectors

# 4.3.1 Backplane Interconnects

- 1) Backplanes must be fitted with TE Connectivity 7-5530843-0 or equivalent connectors. Each of these connectors is considered a discrete slot.
- 2) Cards must be fitted with card-edges compatible with the specified backplane connectors and conforming to physical specifications outlined in Section *5.1*.
- 3) The average current on any backplane connector pin must not exceed 2A. The recommended maximum current on backplane connectors is 1A for supply pins and 100mA for all other pins.
- 4) No XMICRO bus signal may be delivered between any two devices except by these backplane interconnects.

Table 4-2: Backplane Interconnect Pinout

|     | •      |     |        |
|-----|--------|-----|--------|
| Pin | Signal | Pin | Signal |
| 1   | +12V   | 2   | +3.3V  |
| 3   | 0V     | 4   | 0V     |
| 5   | +5V    | 6   | +5V    |
| 7   | -12V   | 8   | +5VSB  |
| 9   | CSX    | 10  | RST    |
| 11  | BUSRQ  | 12  | BUSAK  |
| 13  | CLK    | 14  | FETCH  |
| 15  | HALT   | 16  | WAIT   |
| 17  | ĪNH    | 18  | IOSEL  |
| 19  | RD     | 20  | WR     |
| 21  | 0V     | 22  | A0     |
| 23  | A1     | 24  | A2     |
| 25  | A3     | 26  | A4     |
| 27  | A5     | 28  | A6     |
| 29  | A7     | 30  | A8     |
| 31  | A9     | 32  | A10    |
| 33  | A11    | 34  | A12    |
| 35  | A13    | 36  | A14    |
| 37  | A15    | 38  | A16    |
| 39  | A17    | 40  | A18    |
| 41  | A19    | 42  | 0V     |
| 43  | D0     | 44  | D1     |
| 45  | D2     | 46  | D3     |
| 47  | D4     | 48  | D5     |
| 49  | D6     | 50  | D7     |
| 51  | INTS   | 52  | IRQX   |
| 53  | V0     | 54  | V1     |
| 55  | V2     | 56  | V3     |
| 57  | V4     | 58  | V5     |
| 59  | V6     | 60  | V7     |
| 61  | NMI    | 62  | 0V     |
|     |        |     |        |

#### 4.3.2 Supplemental Power

Supplemental power may be delivered using TE Connectivity 174804-1 (Male) or equivalent installed on cards. Pinout and current limits match the ATX standard for peripheral connectors.

Table 4-3: Supplemental Power Connector Pinout

| Pin | Signal |
|-----|--------|
| 1   | +12V   |
| 2   | 0V     |
| 3   | 0V     |
| 4   | +5V    |

# 4.4 Termination

#### 4.4.1 Bus Termination

- 1) Backplanes must incorporate some form of signal termination for all bus signals.
- 2) When no device is driving a bus line, that line must be pulled to a high state by the backplane.
- 3) The DC current of a bus termination should not exceed 20mA per line.
- 4) The recommended active termination scheme for all bus signal lines is a  $270\Omega$  resistor to +2.85V at each end of the bus.

# 4.5 Grounding

#### 4.5.1 Signal Ground

The 0V supply rail serves as the 0V reference and return path for all bus signals and supply rails.

# 4.5.2 Chassis Ground

- 1) A separate chassis ground must be maintained for conductive chassis members. The purpose of the chassis ground is to provide a safe, low-impedance return path for ESD and electrical faults, as well as to avoid stray ground paths between cards which could result in unpredictable operation.
- 2) Where mechanical mounting holes in cards can be used to make an electrical connection to chassis members or other cards, those holes must be isolated from the signal ground. They are not required to be tied together on the PCB.
- 3) Where connectors have a separate shield conductor that is not used as a signal ground, the shield should be tied to chassis ground. It is recommended that connector shields be electrically connected to the rear-side mounting holes of the card.
- 4) Chassis ground should be tied to the signal ground at the backplane.

# 5. Physical Specifications

# 5.1 Cards

- 1) A card's dimensions must not exceed the overall dimensions shown in Figure 5-1.
- 2) Card edge connectors must match the dimensions shown in Figure 5-1.
- 3) Pin 1 of the edge connector must be indicated on the card.
- 4) Card edges should be gold-plated for reliability. HASL or similar surface finishes are discouraged.
- 5) Card edges should be chamfered for easier insertion.
- 6) The use of standard "full-size" and "half-size" card form-factors shown in *Figure 5-1* is strongly encouraged.
- 7) Standard card mounting holes should be isolated from the backplane's 0V pins and treated as a discrete chassis ground if conductive.
- 8) I/O connectors may only be placed on the rear edge. Other edges require 0.05" component clearance.

# 5.2 Backplanes

- 1) Backplanes must conform to the measurements and orientation shown in Figure 5-2.
- 2) Pin 1 must be indicated on at least one slot.
- 3) Each slot's number must be indicated on the PCB
- 4) Maximum component height under cards may not exceed the edge connectors
- 5) All backplane slots must be capable of receiving maximum-dimension cards



Figure 5-1: Card Physical Dimensions



Figure 5-2: Backplane Physical Dimensions

# Appendix A. Card IDs

IDs \$0000 and \$00FF are reserved to indicate that no card is installed in the addressed slot.

IDs \$00E0-\$00FE will not be assigned to any specific devices and may be used for any device that has not been granted a permanent ID.

Any ID not shown in Table *A-1* is not currently assigned and may not be used.

Table A-1: Card ID Assignments

| Value         | Device             |
|---------------|--------------------|
| \$0000        | Reserved (No card) |
| \$0001        | XMICRO-6502        |
| \$0002        | XMICRO-MEMORY      |
| \$0003        | XMICRO-7SEG        |
| \$0004        | XMICRO-SERIAL      |
| \$0005        | XMICRO-VDP         |
| \$00E0-\$00FE | Open for any use   |
| \$00FF        | Reserved (No card) |